diff options
author | Colin Cross <ccross@android.com> | 2010-06-07 20:49:46 -0700 |
---|---|---|
committer | Colin Cross <ccross@android.com> | 2010-10-21 18:12:19 -0700 |
commit | 71fc84cc35ee05913306bfe6e2454cdfc5bf7081 (patch) | |
tree | 0847b21ba9208dbfc5773c0fada2528da537add6 /fs/gfs2/glops.h | |
parent | 73625e3e2e2bc36198f5b43e0f32d9dfb8e3b77c (diff) | |
download | kernel_samsung_smdk4412-71fc84cc35ee05913306bfe6e2454cdfc5bf7081.zip kernel_samsung_smdk4412-71fc84cc35ee05913306bfe6e2454cdfc5bf7081.tar.gz kernel_samsung_smdk4412-71fc84cc35ee05913306bfe6e2454cdfc5bf7081.tar.bz2 |
[ARM] tegra: clock: Add dvfs support, bug fixes, and cleanups
- Add drivers to clock lookup table
- Add new pll_m entries
- Support I2C U16 divider
- Fix rate reporting on 32.768kHz clock
- Call propagate rate only if set_rate succeeds
- Add support for audio_sync clock
- Add 24MHz to PLLA frequency list
- Correct i2s1/2/spdifout mux
- Add suspend support
- Fix enable/disable parent clocks in set_parent
- Add max_rate parameter to all clocks
- DVFS support
- Add virtual cpu clock with dvfs
- Support clk_round_rate
- Fix requesting very high periph frequencies
- Add quirks for PLLU:
PLLU is slightly different from the rest of the PLLs. The
lock enable bit is at bit 22 instead of 18 in the MISC
register, and the post divider field is a single bit with
reversed values from other PLLs.
- Simplify recalculating clock rates
- Fix UART divider flags
- Remove unused clock ops
Signed-off-by: Colin Cross <ccross@android.com>
Diffstat (limited to 'fs/gfs2/glops.h')
0 files changed, 0 insertions, 0 deletions